## **Product Specification** ## 3-2. Interface Connections This LCD module employs two kinds of interface connection, 51-pin and 41-pin connector is used for the module electronics and Master 14-pin and Slave 12-pin connectors are used for the integral backlight system. ## 3-2-1. LCD Module - LCD Connector(CN1): FI-RE51S-HF(manufactured by JAE) or compatible Refer to below and next Page table - Mating Connector: FI-RE51HL(JAE) or compatible Table 4-1. MODULE CONNECTOR(CN1) PIN CONFIGURATION | No | Symbol | Description | No | Symbol | Description | |----|-------------|-------------------------------------|----|------------|--------------------------------------| | 1 | NC | No Connection | 27 | Bit Select | 'H' or NC= 10bit(D) , 'L' = 8bit | | 2 | NC | No Connection | 28 | R2AN | SECOND LVDS Receiver Signal (A-) | | 3 | NC | No Connection | 29 | R2AP | SECOND LVDS Receiver Signal (A+) | | 4 | NC | No Connection | 30 | R2BN | SECOND LVDS Receiver Signal (B-) | | 5 | NC | No Connection | 31 | R2BP | SECOND LVDS Receiver Signal (B+) | | 6 | NC | No Connection | 32 | R2CN | SECOND LVDS Receiver Signal (C-) | | 7 | LVDS Select | 'H' =JEIDA , 'L' or NC = VESA | 33 | R2CP | SECOND LVDS Receiver Signal (C+) | | 8 | VBR EXT | External VBR (From System) | 34 | GND | Ground | | 9 | OPC OUT | OPC output (From LCM) | 35 | R2CLKN | SECOND LVDS Receiver Clock Signal(-) | | 10 | OPC Enable | 'H' = Enable , 'L' or NC = Disable | 36 | R2CLKP | SECOND LVDS Receiver Clock Signal(+) | | 11 | GND | Ground | 37 | GND | Ground | | 12 | R1AN | FIRST LVDS Receiver Signal (A-) | 38 | R2DN | SECOND LVDS Receiver Signal (D-) | | 13 | R1AP | FIRST LVDS Receiver Signal (A+) | 39 | R2DP | SECOND LVDS Receiver Signal (D+) | | 14 | R1BN | FIRST LVDS Receiver Signal (B-) | 40 | R2EN | SECOND LVDS Receiver Signal (E-) | | 15 | R1BP | FIRST LVDS Receiver Signal (B+) | 41 | R2EP | SECOND LVDS Receiver Signal (E+) | | 16 | R1CN | FIRST LVDS Receiver Signal (C-) | 42 | Reserved | No connection or GND | | 17 | R1CP | FIRST LVDS Receiver Signal (C+) | 43 | Reserved | No connection or GND | | 18 | GND | Ground | 44 | GND | Ground | | 19 | R1CLKN | FIRST LVDS Receiver Clock Signal(-) | 45 | GND | Ground | | 20 | R1CLKP | FIRST LVDS Receiver Clock Signal(+) | 46 | GND | Ground | | 21 | GND | Ground | 47 | NC | No connection | | 22 | R1DN | FIRST LVDS Receiver Signal (D-) | 48 | VLCD | Power Supply +12.0V | | 23 | R1DP | FIRST LVDS Receiver Signal (D+) | 49 | VLCD | Power Supply +12.0V | | 24 | R1EN | FIRST LVDS Receiver Signal (E-) | 50 | VLCD | Power Supply +12.0V | | 25 | R1EP | FIRST LVDS Receiver Signal (E+) | 51 | VLCD | Power Supply +12.0V | | 26 | Reserved | No connection or GND | - | - | - | Notes: 1. All GND(ground) pins should be connected together to the LCD module's metal frame. - 2. All VLCD (power input) pins should be connected together. - 3. All Input levels of LVDS signals are based on the EIA 644 Standard. (Please see the Appendix VIII) - 4. Specific pins(pin No. #2~#6) are used for internal data process of the LCD module. If not used, these pins are no connection. - 5. Specific pins(pin No. #8~#10) are used for OPC function of the LCD module. If not used, these pins are no connection. (Please see the Appendix V for more information.) - 6. LVDS pin (pin No. #24,25,40,41) are used for 10Bit(D) of the LCD module. If used for 8Bit(R), these pins are no connection. - 7. Specific pin No. #44 is used for "No signal detection" of system signal interface. It should be GND for NSB(No Signal Black) during the system interface signal is not. If this pin is "H", LCD Module displays AGP(Auto Generation Pattern). Ver. 1.0 8 /43