#### Off-Line SMPS Current Mode Controller ## **Product Highlights** - Enhanced Protection Functions all with Auto Restart - Lowest Standby Power Dissipation - Very Accurate Current Limiting #### **Features** - Only few external Components required - Input Undervoltage Lockout - 67kHz/100kHz fixed Switching Frequency - Max Duty Cycle 72% - Low Power Standby Mode to support "Blue Angle" Norm - · Latched Thermal Shut Down - Overload and Open Loop Protection - · Overvoltage Protection during Auto Restart - Adjustable Peak Current Limitation via External Resistor - Overall Tolerance of Current Limiting < ±5%</li> - Internal Leading Edge Blanking - Soft Start - · Soft Switching for Low EMI #### **Description** This stand alone controller provides several special enhancements to satisfy the needs for low power standby and protection features. In standby mode frequency reduction is used to lower the power consumption and provide a stable output voltage in this mode. The frequency reduction is limited to 20kHz / 21.5 kHz (typ.) to avoid audible noise. In case of failure modes like open loop, overvoltage or overload due to short circuit the device switches in Auto Restart Mode which is controlled by the internal protection unit. By means of the internal precise peak current limitation the dimension of the transformer and the secondary diode can be lower which leads to more cost efficiency. | Туре | Ordering Code | Frequency | Package | |-----------|---------------|-----------|-----------| | ICE2AS01 | Q67040-S4472 | 100kHz | P-DIP-8-4 | | ICE2AS01G | Q67040-S4473 | 100kHz | P-DSO-8-3 | | ICE2BS01 | Q67040-S4475 | 67kHz | P-DIP-8-4 | | ICE2BS01G | Q67040-S4476 | 67kHz | P-DSO-8-3 | ## ICE2AS01/G ICE2BS01/G | Table of | of Contents | Page | |----------|-------------------------------------------|------| | 1 | | 5 | | 1.1 | Pin Configuration | 5 | | 1.2 | Pin Functionality | 5 | | 2 | Pin Configuration and Functionality | 5 | | 3 | Representative Blockdiagram | 6 | | 4 | Functional Description | 7 | | 4.1 | Power Management | | | 4.2 | Improved Current Mode | 7 | | 4.2.1 | PWM-OP | 8 | | 4.2.2 | PWM-Comparator | 8 | | 4.3 | Soft-Start | 9 | | 4.4 | Oscillator and Frequency Reduction | | | 4.4.1 | Oscillator | | | 4.4.2 | Frequency Reduction | | | 4.5 | Current Limiting | | | 4.5.1 | Leading Edge Blanking | | | 4.5.2 | Propagation Delay Compensation | | | 4.6 | PWM-Latch | | | 4.7 | Driver | | | 4.8 | Protection Unit (Auto Restart Mode) | | | 4.8.1 | Overload & Open loop with normal load | | | 4.8.2 | Overvoltage due to open loop with no load | | | 4.8.3 | Thermal Shut Down | 14 | | 5 | Electrical Characteristics | 15 | | 5.1 | Absolute Maximum Ratings | 15 | | 5.2 | Operating Range | 15 | | 5.3 | Characteristics | | | 5.3.1 | Supply Section | | | 5.3.2 | Internal Voltage Reference | | | 5.3.3 | Control Section | | | 5.3.4 | Protection Unit | | | 5.3.5 | Current Limiting | | | 5.3.6 | Driver Section | 18 | | 6 | Typical Performance Characteristics | 19 | | 7 | Outling Dimension | 23 | ## 1 Pin Configuration and Functionality ## 1.1 Pin Configuration | Pin | Symbol | Function | |-----|--------|-----------------------------------| | 1 | N.C. | Not connected | | 2 | SoftS | Soft Start & Auto Restart Control | | 3 | FB | Regulation Fedback | | 4 | Isense | Controller Current Sense Input | | 5 | Gate | Driver Output | | 6 | VCC | Controller Supply Voltage | | 7 | GND | Controller Ground | | 8 | N.C. | Not connected | # Package P-DIP-8-4 G-Package P-DSO-8-3 N.C. SoftS 2 7 GND FB 3 6 VCC Isense 4 5 Gate Figure 1 Pin Configuration (top view) #### 1.2 Pin Functionality #### **SoftS (Soft Start & Auto Restart Control)** This pin combines the function of Soft Start in case of Start Up and Auto Restart Mode and the controlling of the Auto Restart Mode in case of an error detection. #### FB (Feedback) The information about the regulation is provided by the FB Pin to the internal Protection Unit and to the internal PWM-Comparator to control the duty cycle. #### Isense (Current Sense) The Current Sense pin senses the voltage developed on the series resistor inserted in the source of the external Power Switch. When Isense reaches the internal threshold of the Current Limit Comparator, the Driver output is disabled. By this mean the Over Current Detection is realized. Furthermore the current information is provided for the PWM-Comparator to realize the Current Mode. #### **Gate (Driver Output)** The current and slew rate capability of this pin are suited to drive Power MOSFETs. #### VCC (Power supply) This pin is the positiv supply of the IC. The operating range is between 8.5V and 21V. To provide overvoltage protection the driver gets disabled when the voltage becomes higher than 16.5V during Start up Phase. #### **GND (Ground)** This pin is the ground of the primary side of the SMPS. ## Representative Blockdiagram ## 2 Representative Blockdiagram Figure 2 ## 3 Functional Description #### 3.1 Power Management Figure 3 Power Management The Undervoltage Lockout monitors the external supply voltage $V_{\text{VCC}}.$ In case the IC is inactive the current consumption is max. $55\mu\text{A}.$ When the SMPS is plugged to the main line the current through $R_{\text{Start-up}}$ charges the external Capacitor $C_{\text{VCC}}.$ When $V_{\text{VCC}}$ exceeds the on-threshold $V_{\text{CCon}} = 13.5 \text{V}$ the internal bias circuit and the voltage reference are switched on. After it the internal bandgap generates a reference voltage $V_{\text{REF}} = 6.5 \text{V}$ to supply the internal circuits. To avoid uncontrolled ringing at switch-on a hysteresis is implemented which means that switch-off is only after active mode when Vcc falls below 8.5 V. In case of switch-on a Power Up Reset is done by reseting the internal error-latch in the protection unit. When $V_{\text{VCC}}$ falls below the off-threshold $V_{\text{CCoff}}$ =8.5V the internal reference is switched off and the Power Down reset let T1 discharging the soft-start capacitor $C_{\text{Soft-Start}}$ at pin SoftS. Thus it is ensured that at every switch-on the voltage ramp at pin SoftS starts at zero. #### 3.2 Improved Current Mode Figure 4 Current Mode Current Mode means that the duty cycle is controlled by the slope of the primary current. This is done by comparison the FB signal with the amplified current sense signal. Figure 5 Pulse Width Modulation In case the amplified current sense signal exceeds the FB signal the on-time $T_{\text{on}}$ of the driver is finished by reseting the PWM-Latch (see Figure 5). The primary current is sensed by the series resistor $R_{\rm Sense}$ inserted in the source of the external Power Switch. By means of Current Mode the regulation of the secondary voltage is insensitive on line variations. Line variation causes varition of the increasing current slope which controls the duty cycle. The external $R_{\text{Sense}}$ allows an individual adjustment of the maximum source current of the external Power Switch. Figure 6 Improved Current Mode To improve the Current Mode during light load conditions the amplified current ramp of the PWM-OP is superimposed on a voltage ramp, which is built by the switch $T_2$ , the voltage source $V_1$ and the 1st order low pass filter composed of $R_1$ and $C_1$ (see Figure 6, Figure 7). Every time the oscillator shuts down for max. duty cycle limitation the switch T2 is closed by $V_{\rm OSC}$ . When the oscillator triggers the Gate Driver T2 is opened so that the voltage ramp can start (see Figure 7) In case of light load the amplified current ramp is to small to ensure a stable regulation. In that case the Voltage Ramp is a well defined signal for the comparison with the FB-signal. The duty cycle is then controlled by the slope of the Voltage Ramp. By means of the C5 Comparator the Gate Driver is switched-off until the voltage ramp exceeds 0.3V. It allows the duty cycle to be reduced continously till 0% by decreasing $\rm V_{FB}$ below that threshold. Figure 7 Light Load Conditions #### 3.2.1 PWM-OP The input of the PWM-OP is applied over the internal leading edge blanking to the external sense resistor $R_{\mathsf{Sense}}$ connected to pin ISense. $R_{\mathsf{Sense}}$ converts the source current into a sense voltage. The sense voltage is amplified with a gain of 3.65 by PWM OP. The output of the PWM-OP is connected to the voltage source V1. The voltage ramp with the superimposed amplified current singal is fed into the positive inputs of the PWM-Comparator, C5 and the Soft-Start-Comparator. #### 3.2.2 PWM-Comparator The PWM-Comparator compares the sensed current signal of the external Power Switch with the feedback signal $V_{FB}$ (see Figure 8). $V_{FB}$ is created by an external optocoupler or external transistor in combination with the internal pullup resistor $R_{FB}$ and provides the load information of the feedback circuitry. When the amplified current signal of the external Power Switch exceeds the signal $V_{FB}$ the PWM-Comparator switches off the Gate Driver. Figure 8 PWM Controlling #### 3.3 Soft-Start Figure 9 Soft-Start Phase The Soft-Start is realized by the internal pullup resistor $R_{Soft-Start}$ and the external Capacitor $C_{Soft-Start}$ (see Figure 2). The Soft-Start voltage $V_{SoftS}$ is generated by charging the external capacitor $C_{Soft-Start}$ by the internal pullup resistor R<sub>Soft-Start</sub>. The Soft-Start-Comparator compares the voltage at pin SoftS at the negative input with the ramp signal of the PWM-OP at the positive input. When Soft-Start voltage $V_{\text{SoftS}}$ is less than Feedback voltage V<sub>FB</sub> the Soft-Start-Comparator limits the pulse width by reseting the PWM-Latch (see Figure 9). In addition to Start-Up, Soft-Start is also activated at each restart attempt during Auto Restart. By means of the above mentioned $C_{\text{Soft-Start}}$ the Soft-Start can be defined by the user. The Soft-Start is finished when V<sub>SoftS</sub> exceeds 5.3V. At that time the Protection Unit is activated by Comparator C4 and senses the FB by Comparator C3 wether the voltage is below 4.8V which means that the voltage on the secondary side of the SMPS is settled. The internal Zener Diode at SoftS with breaktrough voltage of 5.6V is to prevent the internal circuit from saturation (see Figure 10). Figure 10 Activation of Protection Unit The Start-Up time $T_{Start-Up}$ within the converter output voltage $V_{OUT}$ is settled must be shorter than the Soft-Start Phase $T_{Soft-Start}$ (see Figure 11). $$C_{Soft-Start} = \frac{T_{Soft-Start}}{R_{Soft-Start} \times 1,69}$$ By means of Soft-Start there is an effective minimization of current and voltage stresses on the external Power Switch, the clamp circuit and the output overshoot and prevents saturation of the transformer during Start-Up. Figure 11 Start Up Phase # 3.4 Oscillator and Frequency Reduction #### 3.4.1 Oscillator The oscillator generates a frequency $f_{switch} = 100 kHz$ . A resistor, a capacitor and a current source and current sink which determine the frequency are integrated. The charging and discharging current of the implemented oscillator capacitor are internally trimmed, in order to achieve a very accurate switching frequency. The ratio of controlled charge to discharge current is adjusted to reach a max. duty cycle limitation of $D_{max} = 0.72$ . #### 3.4.2 Frequency Reduction The frequency of the oscillator is depending on the voltage at pin FB. The dependence is shown in Figure 12. This feature allows a power supply to operate at lower frequency at light loads thus lowering the switching losses while maintaining good cross regulation performance and low output ripple. In case of low power the power consumption of the whole SMPS can now be reduced very effective. The minimal reachable frequency is limited to 20kHz / 21.5 kHz to avoid audible noise in any case. Figure 12 Frequency Dependence #### 3.5 Current Limiting There is a cycle by cycle current limiting realised by the Current-Limit Comparator to provide an overcurrent detection. The source current of the external Power Switch is sensed via an external sense resistor $R_{\rm Sense}$ . By means of $R_{\rm Sense}$ the source current is transformed to a sense voltage $V_{\rm Sense}$ . When the voltage $V_{\rm Sense}$ exceeds the internal threshold voltage $V_{\rm csth}$ the Current-Limit-Comparator immediately turns off the gate drive. To prevent the Current Limiting from distortions caused by leading edge spikes a Leading Edge Blanking is integrated at the Current Sense. Furthermore a Propagation Delay Compensation is added to support the immedeate shut down of the Power Switch in case of overcurrent. #### 3.5.1 Leading Edge Blanking Figure 13 Leading Edge Blanking Each time when the external Power Switch is switched on a leading spike is generated due to the primary-side capacitances and secondary-side rectifier reverse recovery time. To avoid a premature termination of the switching pulse this spike is blanked out with a time constant of $t_{\text{LEB}}$ = 220ns. During that time the output of the Current-Limit Comparator cannot switch off the gate drive. #### 3.5.2 Propagation Delay Compensation In case of overcurrent detection the shut down of the external Power Switch is delayed due to the propagation delay of the circuit. This delay causes an overshoot of the peak current I<sub>peak</sub> which depends on the ratio of dI/dt of the peak current (see Figure 14). Figure 14 Current Limiting The overshoot of Signal2 is bigger than of Signal1 due to the steeper rising waveform. A propagation delay compensation is integrated to bound the overshoot dependent on dl/dt of the rising primary current. That means the propagation delay time between exceeding the current sense threshold $V_{\rm csth}$ and the switch off of the external Power Switch is compensated over temperature within a range of at least $$0 \le R_{Sense} \times \frac{dI_{peak}}{dt} \le 1 \frac{dV_{Sense}}{dt}$$ So current limiting is now capable in a very accurate way (see Figure 16). E.g. $I_{peak}$ = 0.5A with $R_{Sense}$ = 2 . Without propagation delay compensation the current sense threshold is set to a static voltage level $V_{csth}$ =1V. A current ramp of dl/dt = 0.4A/µs, that means dV<sub>Sense</sub>/dt = 0.8V/µs, and a propagation delay time of i.e. $t_{Propagation\ Delay}$ =180ns leads then to an $I_{peak}$ overshoot of 12%. By means of propagation delay compensation the overshoot is only about 2% (see Figure 15). The propagation delay compensation is done by means of a dynamic threshold voltage $V_{\rm csth}$ (see Figure 15). In case of a steeper slope the switch off of the driver is earlier to compensate the delay. Figure 15 Dynamic Voltage Threshold V<sub>csth</sub> Figure 16 Overcurrent Shutdown #### 3.6 PWM-Latch The oscillator clock output applies a set pulse to the PWM-Latch when initiating the external Power Switch conduction. After setting the PWM-Latch can be reset by the PWM-OP, the Soft-Start-Comparator, the Current-Limit-Comparator, Comparator C3 or the Error-Latch of the Protection Unit. In case of reseting the driver is shut down immediately. #### 3.7 Driver The driver is a fast totem pole gate drive, which is designed to avoid cross conduction currents and which is equipped with a Zener diode Z1 (see Figure 17) in order to improve the control of the gate attached power transistors as well as to protect them against undesirable gate overvoltages. Figure 17 Gate Driver At voltages below the undervoltage lockout threshold $V_{\text{VCCoff}}$ the gate drive is active low. The driver-stage is optimized to minimize EMI and to provide high circuit efficiency. This is done by reducing the switch on slope when reaching the external Power Switch threshold. This is achieved by a slope control of the rising edge at the driver's output (see Figure 18). Figure 18 Gate Rising Slope Thus the leading switch on spike is minimized. When the external Power Switch is switched off, the falling shape of the driver is slowed down when reaching 2V to prevent an overshoot below ground. Furthermore the driver circuit is designed to eliminate cross conduction of the output stage. ## 3.8 Protection Unit (Auto Restart Mode) An overload, open loop and overvoltage detection is integrated within the Protection Unit. These three failure modes are latched by an Error-Latch. Additional thermal shutdown is latched by the Error-Latch. In case of those failure modes the Error-Latch is set after a blanking time of $5\mu$ s and the external Power Switch is shut down. That blanking prevents the Error-Latch from distortions caused by spikes during operation mode. # 3.8.1 Overload & Open loop with normal load Figure 19 Auto Restart Mode Figure 19 shows the Auto Restart Mode in case of overload or open loop with normal load. The detection of open loop or overload is provided by the Comparator C3, C4 and the AND-gate G2 (see Figure 20). Figure 20 FB-Detection The detection is activated by C4 when the voltage at pin SoftS exceeds 5.3V. Till this time the IC operates in the Soft-Start Phase. After this phase the comparator C3 can set the Error-Latch in case of open loop or overload which leads the feedback voltage $V_{\text{FB}}\ \text{to}$ exceed the threshold of 4.8V. After latching VCC decreases till 8.5V and inactivates the IC. At this time the external Soft-Start capacitor is discharged by the internal transistor T1 due to Power Down Reset. When the IC is inactive VCC increases till $V_{CCon} = 13.5V$ by charging the Capacitor $C_{VCC}$ by means of the Start-Up Resistor $R_{Start-Up}$ . Then the Error-Latch is reset by Power Up Reset and the external Soft-Start capacitor C<sub>Soft-Start</sub> is charged by the internal pullup resistor R<sub>Soft-</sub> Start . During the Soft-Start Phase which ends when the voltage at pin SoftS exceeds 5.3V the detection of overload and open loop by C3 and G2 is inactive. In this way the Start Up Phase is not detected as an overload. But the Soft-Start Phase must be finished within the Start Up Phase to force the voltage at pin FB below the failure detection threshold of 4.8V. # 3.8.2 Overvoltage due to open loop with no load Figure 21 Auto Restart Mode Figure 21 shows the Auto Restart Mode for open loop and no load condition. In case of this failure mode the converter output voltage increases and also VCC. An additional protection by the comparators C1, C2 and the AND-gate G1 is implemented to consider this failure mode (see Figure 22). Figure 22 Overvoltage Detection The overvoltage detection is provided by Comparator C1 only in the first time during the Auto Restart Mode till the Soft-Start voltage exceeds the threshold of the Comparator C2 at 4.0V and the voltage at pin FB is above 4.8V. When VCC exceeds 16.5V during the overvoltage detection phase C1 can set the Error-Latch and the Burst Phase during Auto Restart Mode is finished earlier. In that case $T_{\text{Burst2}}$ is shorter than $T_{\text{Soft-Start}}$ . By means of C2 the normal operation mode is prevented from overvoltage detection due to varying of VCC concerning the regulation of the converter output. When the voltage $V_{\text{SoftS}}$ is above 4.0V the overvoltage detection by C1 is deactivated. #### 3.8.3 Thermal Shut Down Thermal Shut Down is latched by the Error-Latch when junction temperature $T_j$ of the pwm controller is exceeding an internal threshold of 140°C. In that case the IC switches in Auto Restart Mode. Note: All the values which are mentioned in the functional description are typical. Please refer to Electrical Characteristics for min/max limit values. ICE2AS01/G ICE2BS01/G #### **Electrical Characteristics** ## 4 Electrical Characteristics #### 4.1 Absolute Maximum Ratings Note: Absolute maximum ratings are defined as ratings, which when being exceeded may lead to destruction of the integrated circuit. For the same reason make sure, that any capacitor that will be connected to pin 6 (VCC) is discharged before assembling the application circuit. | Parameter | Symbol | Limi | t Values | Unit | Remarks | | |----------------------------------------|--------------------|------|----------|------|----------------------|--| | | | min. | max. | | | | | V <sub>CC</sub> Supply Voltage | $V_{\sf CC}$ | -0.3 | 22 | V | | | | FB Voltage | V <sub>FB</sub> | -0.3 | 6.5 | V | | | | SoftS Voltage | $V_{SoftS}$ | -0.3 | 6.5 | V | | | | ISense | I <sub>Sense</sub> | -0.3 | 3 | V | | | | Junction Temperature | $T_{\rm j}$ | -40 | 150 | °C | Controller & CoolMOS | | | Storage Temperature | $T_{S}$ | -50 | 150 | °C | | | | Thermal Resistance Junction-Ambient | $R_{thJA}$ | - | 90 | K/W | P-DIP-8-4 | | | Thermal Resistance<br>Junction-Ambient | $R_{thJA}$ | - | 185 | K/W | P-DSO-8-3 | | | ESD Capability <sup>1)</sup> | V <sub>ESD</sub> | - | 2 | kV | Human Body Model | | <sup>&</sup>lt;sup>1)</sup> Equivalent to discharging a 100pF capacitor through a 1.5 k $\Omega$ series resistor #### 4.2 Operating Range Note: Within the operating range the IC operates as described in the functional description. | Parameter | Symbol Limit V | | Values | Unit | Remarks | | | |------------------------------------|----------------|-------------|--------|------|------------------------------------------------|--|--| | | | min. | max. | | | | | | V <sub>CC</sub> Supply Voltage | $V_{\rm CC}$ | $V_{CCoff}$ | 21 | V | | | | | Junction Temperature of Controller | $T_{JCon}$ | -25 | 130 | °C | limited due to thermal shut down of controller | | | ICE2AS01/G ICE2BS01/G #### **Electrical Characteristics** #### 4.3 Characteristics Note: The electrical characteristics involve the spread of values guaranteed within the specified supply voltage and junction temperature range $T_J$ from - 25 °C to 125 °C. Typical values represent the median values, which are related to 25 °C. If not otherwise stated, a supply voltage of $V_{\rm CC}$ = 15 V is assumed. #### 4.3.1 Supply Section | Parameter | Symbol | mbol Limit Values | | | Unit | Test Condition | |-------------------------------------------------------------------------------|-----------------------------------|-------------------|------------------|----------------|-------------|------------------------------------------------| | | | min. | typ. | max. | | | | Start Up Current | $I_{\text{VCC1}}$ | - | 27 | 55 | μΑ | V <sub>CC</sub> =V <sub>CCon</sub> -0.1V | | Supply Current with Inactiv<br>Gate | I <sub>VCC2</sub> | - | 5.3 | 7 | mA | $V_{\text{SoftS}} = 0$ $I_{\text{FB}} = 0$ | | Supply Current with Activ Gate ICE2AS01/G | I <sub>VCC3</sub> | - | 6.5 | 8 | mA | $V_{SoftS} = 5V$ $I_{FB} = 0$ $C_{Gate} = 1nF$ | | Supply Current with Activ Gate ICE2BS01/G | I <sub>VCC3</sub> | - | 6 | 7.5 | mA | $V_{SoftS} = 5V$ $I_{FB} = 0$ $C_{Gate} = 1nF$ | | VCC Turn-On Threshold<br>VCC Turn-Off Threshold<br>VCC Turn-On/Off Hysteresis | $V_{CCon} \ V_{CCoff} \ V_{CCHY}$ | 13<br>-<br>4.5 | 13.5<br>8.5<br>5 | 14<br>-<br>5.5 | V<br>V<br>V | | #### 4.3.2 Internal Voltage Reference | Parameter | Symbol | Limit Values | | | Unit | Test Condition | |---------------------------|-----------|--------------|------|------|------|--------------------| | | | min. | typ. | max. | | | | Trimmed Reference Voltage | $V_{REF}$ | 6.37 | 6.50 | 6.63 | V | measured at pin FB | #### 4.3.3 Control Section | Parameter | Symbol | Symbol Limit Values | | | Unit | Test Condition | |------------------------------------|-------------------|---------------------|------|------|------|----------------------| | | | min. | typ. | max. | | | | Oscillator Frequency<br>ICE2AS01/G | f <sub>OSC1</sub> | 93 | 100 | 107 | kHz | V <sub>FB</sub> = 4V | | Oscillator Frequency<br>ICE2BS01/G | f <sub>OSC3</sub> | 62 | 67 | 72 | kHz | V <sub>FB</sub> = 4V | | Reduced Osc. Frequency ICE2AS01/G | f <sub>OSC2</sub> | - | 21.5 | - | kHz | V <sub>FB</sub> = 1V | | Reduced Osc. Frequency ICE2AS01/G | f <sub>OSC4</sub> | - | 20 | - | kHz | V <sub>FB</sub> = 1V | ## ICE2AS01/G ICE2BS01/G ## **Electrical Characteristics** | Frequency Ratio f <sub>osc1</sub> /f <sub>osc2</sub> ICE2AS01/G | | 4.5 | 4.65 | 4.9 | | | |-----------------------------------------------------------------|-------------------------|------|------|------|----|----------------------| | Frequency Ratio f <sub>osc3</sub> /f <sub>osc4</sub> ICE2BS01/G | | 3.18 | 3.35 | 3.53 | | | | Max Duty Cycle | $D_{\sf max}$ | 0.67 | 0.72 | 0.77 | | | | Min Duty Cycle | D <sub>min</sub> | 0 | - | - | | V <sub>FB</sub> < 0V | | PWM-OP Gain | $A_V$ | 3.45 | 3.65 | 3.85 | | | | Max. Level of Voltage Ramp | V <sub>Max-Ramp</sub> | - | 0.85 | - | V | | | V <sub>FB</sub> Operating Range Min Level | $V_{FBmin}$ | 0.3 | - | - | V | | | V <sub>FB</sub> Operating Range Max level | $V_{FBmax}$ | - | - | 4.6 | V | | | Feedback Resistance | R <sub>FB</sub> | 3.0 | 3.7 | 4.9 | kΩ | | | Soft-Start Resistance | R <sub>Soft-Start</sub> | 42 | 50 | 62 | kΩ | | #### 4.3.4 Protection Unit | Parameter | Symbol Limit Values | | | | Unit | Test Condition | |----------------------------------------------------|---------------------|------|------|------|------|---------------------------------------------------| | | | min. | typ. | max. | | | | Over Load & Open Loop<br>Detection Limit | V <sub>FB2</sub> | 4.65 | 4.8 | 4.95 | V | V <sub>SoftS</sub> > 5.5V | | Activation Limit of Overload & Open Loop Detection | V <sub>SoftS1</sub> | 5.15 | 5.3 | 5.46 | V | V <sub>FB</sub> > 5V | | Deactivation Limit of Overvoltage Detection | V <sub>SoftS2</sub> | 3.88 | 4.0 | 4.12 | V | V <sub>FB</sub> > 5V<br>V <sub>CC</sub> > 17.5V | | Overvoltage Detection Limit | V <sub>VCC1</sub> | 16 | 16.5 | 17.2 | V | V <sub>SoftS</sub> < 3.8V<br>V <sub>FB</sub> > 5V | | Latched Thermal Shutdown | T <sub>jSD</sub> | 130 | 140 | 150 | °C | guaranteed by design | | Spike Blanking | t <sub>Spike</sub> | - | 5 | - | μs | | ## 4.3.5 Current Limiting | Parameter | Symbol | Limit Values | | | Unit | Test Condition | |-----------------------------------------------------------------------------|------------------|--------------|------|------|------|----------------------------------| | | | min. | typ. | max. | | | | Peak Current Limitation (incl.<br>Propagation Delay Time)<br>(see Figure 7) | $V_{\rm csth}$ | 0.95 | 1.00 | 1.05 | V | $dV_{sense}$ / $dt = 0.6V/\mu s$ | | Leading Edge Blanking | t <sub>LEB</sub> | - | 220 | - | ns | | ## ICE2AS01/G ICE2BS01/G ## **Electrical Characteristics** #### 4.3.6 Driver Section | Parameter | Symbol | | Limit Values | | | <b>Test Condition</b> | |-------------------------------------|----------------|------|--------------|------|----|------------------------------------------------| | | | min. | typ. | max. | | | | GATE Low Voltage | $V_{GATE}$ | - | 0.95 | 1.2 | V | $V_{VCC} = 5 V$ $I_{Gate} = 5 mA$ | | | | - | 1.0 | 1.5 | V | $V_{VCC} = 5 V$ $I_{Gate} = 20 \text{ mA}$ | | | | - | 0.88 | - | V | I <sub>Gate</sub> = 0 A | | | | - | 1.6 | 2.2 | V | I <sub>Gate</sub> = 50 mA | | | | -0.2 | 0.2 | - | V | I <sub>Gate</sub> = -50 mA | | GATE High Voltage | $V_{GATE}$ | - | 11.5 | - | V | $V_{VCC} = 20V$<br>$C_L = 4.7nF$ | | | | - | 10 | - | V | $V_{VCC} = 11V$<br>$C_L = 4.7nF$ | | | | - | 7.5 | - | V | $V_{VCC} = V_{VCCoff} + 0.2V$<br>$C_L = 4.7nF$ | | GATE Rise Time | t <sub>r</sub> | - | 160 | - | ns | $V_{Gate} = 2V9V^{1)}$<br>$C_L = 4.7nF$ | | GATE Fall Time | $t_{f}$ | - | 65 | - | ns | $V_{Gate} = 9V 2V^{1)}$<br>$C_L = 4.7 nF$ | | GATE Current, Peak,<br>Rising Edge | $I_{GATE}$ | -0.5 | - | - | А | $C_L = 4.7 nF^{2)}$ | | GATE Current, Peak,<br>Falling Edge | $I_{GATE}$ | - | - | 0.7 | А | $C_L = 4.7 nF^{2)}$ | <sup>1)</sup> Transient reference value <sup>&</sup>lt;sup>2)</sup> Design characteristics (not meant for production testing)